Diseño e implementación de una Unidad Aritmética de Coma Flotante (FPU) genérica y fexible
Resumen
A methodology that measures the DSP performance of a ASP with low-power target applications
is presented.
Additionally, the timing, area and power synthesis results for an adder, a multiplier and a
CORDIC
oating point units in Artix 7 FPGA family and 0.13 m technology for single and
double precision in various system frequencies, are presented.
The pipelined adder achieves a maximum frequency of 350MHz, the multiplier (with a simple
Karatsuba signi cand multiplication) reaches 243MHz, and lastly, the standalone CORDIC
oating point operator reaches 537MHz.
Descripción
Proyecto de Graduación (Licenciatura en Ingeniería Electrónica) Instituto Tecnológico de Costa Rica. Escuela de Ingeniería Electrónica, 2016.